#200585548
ng functionality of such circuits into an efficient software behavioral representation, simulation of such code and ensuring formal equivalence between custom designs and their abstract representation. You will gain experience and knowledge into software methods and analysis that is increasingly important for a variety of disciplines. As a member of our wide-ranging group, you will have the outstanding and phenomenal opportunity to craft upcoming products that will delight and encourage millions of Apple's customers every single day. Your role will equip you with learning to specify, design, and help in the verification and lab bring-up of sophisticated mixed-signal circuits (digital side).
Description
In this job you will get the opportunity to gain knowledge in designing micro-architecting digital blocks within sophisticated mixed-signal circuits with embedded micro-controller, advanced DFT architectures and very low power design requirements. You will be also responsible for RTL coding of blocks specified by you or others. You will participate in the design verification and bring-up of such blocks by writing RTL assertions, debugging code, and otherwise interacting with the design verification team. Additionally, you will support and validate various front end methodology flows that include pre-silicon power analysis, clock domain crossing, reset domain crossing and unified power flow (UPF). You will also participate in the lab bring-up of those circuits by potentially writing test scripts, analyzing lab data, proposing experiments, etc.
Minimum Qualifications
BS degree in technical discipline with minimum 3 years of proven experience.
Preferred Qualifications
Solid understanding of mixed signal concepts, RTL design, Verilog and SystemVerilog.
Good fundamental knowledge of front-end tools and methodologies (Verilog simulators, linters, clock-domain crossing, reset domain crossing, unified power flow, logic equivalence checkers).
Validated knowledge of synthesis, static timing, DFT, is a plus.
Validated knowledge of SystemVerilog assertions, checkers, and other design verification techniques are a plus.
Knowledge of scripting languages. Perl and Python are plusses.
Strong communication and presentation skills.
Additional Requirements
More