#R39063
Be part of the Cadence High-Speed SerDes PHY IP Front end Design team responsible for -
-Defining microarchitecture of digital blocks involving microcontroller-based designs to meet specifications, optimized for performance metrics of timing, area, and power.
-Lead and also hands-on end-to-end ASIC design including RTL implementation and design processes of Lint/CDC/SDC definition/STA/Synthesis.
-Collaborate with cross-functional teams of Architecture, Verification, Physical Design, and Mixed Signal teams.
-Mentor junior members of the team.
-Drive high-performance team culture of discipline, agility, and excellence.
Requirements :
Fertility
Backup child care
Paid adoptive
Paid paternity
Paid maternity
Cadence is a pivotal leader in electronic systems design, building upon more than 30 years of computational software expertise. The company applies its underlying Intelligent System Design™ strategy to deliver software, hardware, and IP that turn design concepts into reality.
Cadence customers are the world’s most innovative companies, delivering extraordinary electronic products from chips to boards to complete systems for the most dynamic market applications, including hyperscale computing, 5G communications, automotive, mobile, aerospace, consumer, industrial, and healthcare.