RTL Design Engineer, Camera and Machine Learning, Silicon

Google

3.8

(162)

San Diego, CA

Why you should apply for a job to Google:

  • 56% say women are treated fairly and equally to men
  • 77% say the CEO supports gender diversity
  • Ratings are based on anonymous reviews by Fairygodboss members.
  • Generous parental and caregiver leave along with fertility and growing family support.
  • Flexible work options that include a hybrid work model, four “work from anywhere” weeks, and remote work opportunities.
  • A chance to be a part of a variety of employee resource groups, community groups, and culture clubs.
  • #103295205557314246

    Position summary

    a IPs such as Display or Video Codecs.

    • Experience with Application-Specific Integrated Circuit (ASIC) design methodologies for clock domain checks and reset checks.

    • Excellent C/C++ programming and software design skills.

    About the job

    Be part of a diverse team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

    In this role, you will be responsible for Register-Transfer Level (RTL) design development of camera and Machine Learning (ML) designs. This includes RTL coding, lint cleanup, System on a Chip (SoC) Internet Protocol (IP) release flows, architecture, micro-architecture, Power, Performance and Area (PPA) optimizations, test planning collaboration, and coverage reviews and closure for high quality and optimized Core IP deliveries.

    Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.

    The US base salary range for this full-time position is $150,000-$223,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. The range displayed on each job posting reflects the minimum and maximum target salaries for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.

    Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google .

    Responsibilities

    • Perform Verilog/SystemVerilogRegister-Transfer Level(RTL) coding, function/performance simulation debug, and Lint/CDC/FV/UPF checks.

    • Perform RTL verification using industry standard methodologies. Participate in test planning and coverage analysis.

    • Develop RTL implementations that meet engaged power, performance and area goals.

    • Participate in synthesis, timing/power closure andField-programmable Gate Array(FPGA)/silicon bring-up.

    • Create tools/scripts to automate tasks and track progress.

    Why you should apply for a job to Google:

  • 56% say women are treated fairly and equally to men
  • 77% say the CEO supports gender diversity
  • Ratings are based on anonymous reviews by Fairygodboss members.
  • Generous parental and caregiver leave along with fertility and growing family support.
  • Flexible work options that include a hybrid work model, four “work from anywhere” weeks, and remote work opportunities.
  • A chance to be a part of a variety of employee resource groups, community groups, and culture clubs.