#20162
ls, advanced security, state-of-the-art power management, and best-in-class radios to support a wide range of wireless IoT applications and standards.
As Senior Staff Verification Engineer, you will be working closely with the IC Design, System, and Architecture teams to develop and execute the verification plan for the next generation of IoT chips.
Responsibilities
Block and IP Verification
Block-level verification to validate block performance and adherence to requirements
Generate and execute verification plan based on specifications
Architect and implement test benches using UVM-based constrained-random and formal methods
Coverage definition, implementation, and analysis
Formal Verification of mixed-signal IP integration, including real-number modeling
SoC Integration and Verification
Define, test and debug use cases for the SoC
Verify and debug low-power design
Flows and Methodology
Improve flows and methodologies to streamline IP development and integration.
Skills You Will Need
Minimum Qualifications:
Min. 15 years of IC design experience for senior positions. Open to junior candidates with strong foundation.
Industry experience developing test benches and verification components with SystemVerilog and UVM is required
Knowledge of scripting/language (Python, PERL, shell, TCL)
Design/Verification skills such as Software/Firmware coding (C), SystemVerilog Assertion and coverage analysis, Low-power implementation (UPF), Mixed Signal Real Number Modeling (RNM, Spice)
Benefits & Perks:
You can look forward to the following benefits:
Employee Stock Purchase Plan (ESPP)
Insurance plans with Outpatient cover
Flexible work policy
#LI-Hybrid
#LI-DK1
We are an equal opportunity employer and value diversity at our company. We do not discriminate on the basis of race, religion, color, national origin, gender, sexual orientation, age, marital status, veteran status, or disability status.