#200572617-1451_rxr-661
The position is relevant to all Apple sites: Herzliya, Haifa and Jerusalem
Description
In this role, you'll participate in the architecture of next-generation PHY, conduct RTL implementation of the micro-architecture, and participate in clearly defining specification, testing, and verification of the PHY design.
Work in collaboration with CAD, PD teams to implement RTL design into GDS, run various design verification flows and provide guidelines to other designers, and participate in establishing CAD and design methodologies for correct-by-construction designs
Preferred Qualifications
Team player with excellent communication skills and the desire to take on diverse challenges
Minimum Qualifications
B.Sc or M.Sc Electrical Engineering or Computer Engineering
4+ years of Logic Design experience
Experience developing and implementing AMS PHY
Advanced knowledge of standard ASIC verification flows, including simulation and testbench development
Knowledge about industry standards in PHY Design, including RTL writing and verification tools of RTL
Deep Understanding of all aspects of PHY construction, Integration, and Physical Design
Working knowledge of Extraction and STA methodology and tools
Excellent knowledge of System Verilog, Verilog
Good knowledge of C / C++
Experience with either Perl/Tcl scripts
Knowledge of industry standard interfaces and experience with multiple frontend simulators/debuggers
Deep understanding of Design methodology to debug issues at PHY level
A teammate with excellent interpersonal skills and the desire to pursue diverse challenges","internalDetails":null,"eeoContent":null