Principal Design Engineer

Cadence Design Systems

4.4

(53)

Cork, Ireland

Why you should apply for a job to Cadence Design Systems:

  • 4.4/5 in overall job satisfaction
  • 4.4/5 in supportive management
  • 87% say women are treated fairly and equally to men
  • 89% would recommend this company to other women
  • 87% say the CEO supports gender diversity
  • Ratings are based on anonymous reviews by Fairygodboss members.
  • Parental leave is available for both paternity and maternity
  • Flexible work options available
  • 88% of employees at Cadence say it is a great place to work compared to 57% of employees at a typical U.S.-based company.
  • #R51660

    Position summary

    Reports to: Design Engineering Director

    Job Overview:

    Lead Analog and Mixed Signal design of high speed memory interface analog components used in state-of-the-art DDR memory interface PHYs in leading edge technology nodes. Consisting of blocks such as IOs, amplifiers, comparators, drivers, duty cycle correctors, PLLs, DLLs, level shifters, etc. in advanced IC nodes in volume production.

    As Principal Design Engineer, you will provide technical direction and coordination to the analog IC design team and Identify opportunities to advance technology of analog design and participate in strategic internal analog IP development.

    Job Responsibilities:

    • Design of High-Speed memory interface products at data rates up to and exceeding 36 Gbps on leading edge technology nodes (e.g. 5nm FinFET CMOS)

    • Design and development of analog/mixed signal IC circuit blocks from initial concept/specification through final verification of conformance to customer specifications

    • Work closely with Physical Design Engineers to design IC circuit blocks and PMA sections

    • Work with Technical Team Leads in the areas of circuit design and architects

    • Mentor Junior Design Engineers when the project need arises

    • Work with global teams (US, India, China, EU), which work in different time-zones

    Job Qualifications:

    • Successful candidate should be BEng, MEng qualified or have an equivalent qualification.

    • Minimum of 4 years of CMOS design experience, preferably in the area of CMOS SERDES, DDR or high-speed I/O IC design

    • Should have a good understanding of jitter and signal equalization techniques

    • Design experience in some of the following SERDES circuit blocks: Driver, Receiver, Serializer, Deserializer, Phase Interpolator, Low jitter PLL, High Speed Clock Distribution, Bias and Bandgap, Voltage Regulators

    • Excellent problem-solving skills, analog aptitude, good communication skills and ability to work cooperatively in a team environment

    • Position requires proficiency in using CAD tools for circuit simulation, layout and physical verification

    • Cadence tool experience and design experience in <40nm technologies preferred.

    • Lab test experience as part of silicon evaluation is advantageous

    Additional Information:

    Cadence is committed to equal employment opportunity and employment equity throughout all levels of the organization. We strive to attract a qualified and diverse candidate pool and encourage diversity and inclusion in the workplace.
    We're doing work that matters. Help us solve what others can't.

    Why you should apply for a job to Cadence Design Systems:

  • 4.4/5 in overall job satisfaction
  • 4.4/5 in supportive management
  • 87% say women are treated fairly and equally to men
  • 89% would recommend this company to other women
  • 87% say the CEO supports gender diversity
  • Ratings are based on anonymous reviews by Fairygodboss members.
  • Parental leave is available for both paternity and maternity
  • Flexible work options available
  • 88% of employees at Cadence say it is a great place to work compared to 57% of employees at a typical U.S.-based company.